## POKHARA UNIVERSITY

Level: Bachelor Semester: Spring
Programme: BE

Year : 2021 Full Marks: 100 Pass Marks: 45 Time : 3 hrs.

8

6

8

7

8

Candidates are required to give their answers in their own words as far as practicable.

The figures in the margin indicate full marks.

## Attempt all the questions.

Course: Embedded System

- a) How embedded design differs from conventional computing? Explain 7 the basic structure of an embedded system.
  - b) Design 1101 sequence detector (Overlapping) using D flip flop.
- 2. a) Design custom single-purpose processor to find the greatest among three numbers. Your design should include algorithm, FSDM and data path.
  - b) Define control unit of general-purpose processor? Explain suboperations of the instruction cycle.
- 3. a) How can we get 32x12 ROM from 16x8 ROM2 8
  - b) What is arbitration? Explain Daisy chain arbitration with necessary diagram.
- 4. a) Explain RTOS task and its states.b) Define Monolithic, Micro and Exo kernel.
- 5. a) Why RTOS are preferred in embedded system? Differentiate between clocking communication and task synchronization.
  - b) Write a program for 8051 microcontrollers to provide the on/off time to three traffic lights (Green, Yellow, and Red) and two pedestrian signs (WALK and DON'T WALK), as shown in table below

| Lights |            | On Time    |
|--------|------------|------------|
| 1.     | Green      | 15 seconds |
| 2.     | Yellow     | 5 seconds  |
| 3.     | Red        | 20 seconds |
| 4.     | WALK       | 15 seconds |
| 5.     | DON'T WALK | 25 seconds |

The Green and WALK sign should be turned on together, the Red and DON'T WALK sign should be turned on together, and the Yellow and DON'T WALK sign should be turned on together. Use timer to match the turn on time

| 6  | 2) | Write a | VHDI co | nde to | simulate   | 1x8 | Demultiplexer. |
|----|----|---------|---------|--------|------------|-----|----------------|
| 0. | 41 | willea  | VIDLU   | Jue 10 | Silliulaic | IVO | Demandpleach.  |

8

- b) What are the advantages of using VHDL instead of any other HDL? Differentiate between behavioural and structural architecture in VHDL.
- 7. Write short notes on: (Any two)

 $2 \times 5$ 

- a) Cross Assemblers
- b) Address Decoding
- c) Storage permanence and write ability of memories